#### Interrupts (1)

Lecture 9

Yeongpil Cho

Hanynag University

## **Topics**

- Interrupt Handling Basics
- Priority Management

## **Interrupt Handling Basics**

#### Interrupts

- Motivations
  - Inform processors of some external events timely
    - Polling *vs* Interrupt
  - Implement multi-tasking with priority support

## Polling vs Interrupt

#### • Polling:

 You pick up the phone every three seconds to check whether you are getting a call.

#### • Interrupt:

 Do whatever you should do and pick up the phone when it rings.



#### ARMv7-M Interrupt Handling

- One Non-Maskable Interrupt (NMI) supported
- Up to 512 (496 interrupts and 16 exceptions) prioritizable interrupts/exceptions supported
  - Interrupts can be masked
  - Implementation option selects number of interrupts supported
- Nested Vectored Interrupt Controller (NVIC) is tightly co upled with processor core



#### Interrupt Service Routine Vector Table

- First entry contains initial Main SP
- All other entries are addresses for
  - exception/interrupt handlers
  - Must always have LSBit = 1 (for Thumb)
- Table can be relocated
  - Use Vector Table Offset Register
  - Still require minimal table entries at 0x0 for booting the core
- Table can be generated using C code

| 0x40 + 4*N           | External N                      |  |
|----------------------|---------------------------------|--|
|                      |                                 |  |
| 0x40                 | External 0                      |  |
| 0x3C                 | SysTick                         |  |
| 0x38                 | PendSV                          |  |
| 0x34                 | Reserved                        |  |
| 0x30                 | Debug Monitor                   |  |
| 0x2C                 | SVC                             |  |
| 0x1C to 0x28         | Reserved (x4)                   |  |
| 0x18                 | Usage Fault                     |  |
|                      |                                 |  |
| 0x14                 | Bus Fault                       |  |
| 0x14<br>0x10         | Bus Fault Mem Manage Fault      |  |
|                      |                                 |  |
| 0x10                 | Mem Manage Fault                |  |
| 0x10<br>0x0C         | Mem Manage Fault Hard Fault     |  |
| 0x10<br>0x0C<br>0x08 | Mem Manage Fault Hard Fault NMI |  |

**Address** 

# Interrupt Service Routine Vector Table of Cortex-M processors

|                                | Exception | Name            | Priority     | Descriptions                                  |
|--------------------------------|-----------|-----------------|--------------|-----------------------------------------------|
| S.                             | 1         | Reset           | -3 (Highest) | Reset                                         |
| e & e                          | 2         | NMI             | -2           | Non-Maskable Interrupt                        |
| Fault Mode & Start-up Handlers | 3         | Hard Fault      | -1           | Default fault if other hander not implemented |
| H H                            | 4         | MemManage Fault | Programmable | MPU violation or access to illegal locations  |
| Fau                            | 5         | Bus Fault       | Programmable | Fault if AHB interface receives error         |
| Sta                            | 6         | Usage Fault     | Programmable | Exceptions due to program errors              |
|                                | 11        | SVCall          | Programmable | System SerVice call                           |
| System<br>Handlers             | 12        | Debug Monitor   | Programmable | Break points, watch points, external debug    |
| and                            | 14        | PendSV          | Programmable | Pendable SerVice request for System Device    |
| ·/ I                           | 15        | Systick         | Programmable | System Tick Timer                             |
| _ y                            | 16        | Interrupt #0    | Programmable | External Interrupt #0                         |
| Custom<br>Iandlers             | ***       | ***             | ***          | ***                                           |
| Custom<br>Handlers             |           | ***             |              | ***                                           |
| ບ <u>∓</u>                     | 255       | Interrupt #239  | Programmable | External Interrupt #239                       |

#### Interrupt Handling Process



### Stacking & Unstacking

• Current mode (either Thread mode or Handler mode)'s stack is used for stacking/unstacking.



- Stacking: The processor automatically pushes these eight registers into the stack before an interrupt handler starts
- Unstacking: The processor automatically pops these eight register out of the stack when an interrupt hander exits.

## Stacking & Unstacking



## Stacking & Unstacking



#### **Exception Exits**

- When the EXC\_RETURN is loaded into the PC at the end of the exception handler execution, the processor performs an exception return sequence
- EXC\_RETURN is generated and set to LR by processors when an exception arises.
- There are three ways to trigger the interrupt return sequence:

| Return Instruction | Description                                                                        |  |
|--------------------|------------------------------------------------------------------------------------|--|
| BX < reg >         | If the EXC_RETURN value is still in LR, we can use the BX LR instruction to        |  |
|                    | perform the interrupt return.                                                      |  |
| POP {PC}, or       | Very often the value of LR is pushed to the stack after entering the exception     |  |
| POP {, PC}         | handler. We can use the POP instruction, either a single POP or multiple POPs, to  |  |
|                    | put the EXC_RETURN value to the program counter. This will cause the processor     |  |
|                    | to perform the interrupt return.                                                   |  |
| LDR, or LDM        | It is possible to produce an interrupt return using the LDR instruction with PC as |  |
|                    | the destination register.                                                          |  |

#### Registers



**MSP**: Main Stack Pointer

**PSP**: Process Stack Pointer



# Which stack to use when exiting an interrupt?

 EXC\_RETURN indicates processor mode and stack type to be activated when exiting an interrupt

#### No FP extension:

| EXC_RETURN | Return Mode | Return Stack |
|------------|-------------|--------------|
| 0xFFFFFF1  | Handler     | SP = MSP     |
| 0xFFFFFF9  | Thread      | SP = MSP     |
| 0xFFFFFFD  | Thread      | SP = PSP     |

#### With FP extension:

| EXC_RETURN | Return Mode | Return Stack |
|------------|-------------|--------------|
| 0xFFFFFE1  | Handler     | SP = MSP     |
| 0xFFFFFE9  | Thread      | SP = MSP     |
| 0xFFFFFED  | Thread      | SP = PSP     |



| RØ   | 0          |  |
|------|------------|--|
| R1   | 1          |  |
| R2   | 2          |  |
| R3   | 3          |  |
| R4   | 4          |  |
| R12  | 12         |  |
| (SP) | MSP        |  |
| (LR) | 0x08001000 |  |
| (PC) | 0x08000044 |  |
|      |            |  |
| xPSR | 0x21000000 |  |
| MSP  | 0x20000200 |  |
| PSP  | 0x00000000 |  |
|      |            |  |



**Suppose SysTick interrupt** occurs when PC = 0x08000044

| main PROC addr = x08000044 |
|----------------------------|
| MOV r3,#0                  |
|                            |
| ENDP                       |
| / addr = 0x0800001C        |
|                            |
| SysTick_Handler PROC       |
| EXPORT SysTick_Handler     |
| ADD r3, #1                 |
| ADD r4, #1                 |
| BX lr                      |
| ENDP                       |
|                            |
|                            |
|                            |
|                            |

| RØ      | 0          |  |
|---------|------------|--|
| R1      | 1          |  |
| R2      | 2          |  |
| R3      | 3          |  |
| R4      | 4          |  |
| R12     | 12         |  |
| R13(SP) | MSP        |  |
| R14(LR) | 0x08001000 |  |
| R15(PC) | 0x08000044 |  |
|         |            |  |
| xPSR    | 0x21000000 |  |
| MSP     | 0x20000200 |  |
| PSP     | 0x00000000 |  |

| xxxxxxx | 0x20000200 |
|---------|------------|
|         | 0x200001FC |
|         | 0x200001F8 |
|         | 0x200001F4 |
|         | 0x200001F0 |
|         | 0x200001EC |
|         | 0x200001E8 |
|         | 0x200001E4 |
|         | 0x200001E0 |
|         | 0x200001DC |
|         | 0x200001D8 |
|         | 0x200001D4 |
|         | 0x200001D0 |
|         | 0x200001CF |
| Memory  | 18         |

#### **STACKING**



| RØ      | 0          |  |
|---------|------------|--|
| R1      | 1          |  |
| R2      | 2          |  |
| R3      | 3          |  |
| R4      | 4          |  |
| R12     | 12         |  |
| R13(SP) | MSP        |  |
| R14(LR) | 0xFFFFFF9  |  |
| R15(PC) | 0x0800001C |  |
|         |            |  |
| xPSR    | 0x21000000 |  |
| MSP     | 0x200001E0 |  |
| PSP     | 0x00000000 |  |



#### **STACKING**



| RØ      | 0          |   |
|---------|------------|---|
| R1      | 1          |   |
| R2      | 2          |   |
| R3      | 3          |   |
| R4      | 4          |   |
| R12     | 12         |   |
| R13(SP) | MSP        |   |
| R14(LR) | 0xFFFFFF9  |   |
| R15(PC) | 0x0800001C |   |
|         |            | - |
| xPSR    | 0x21000000 |   |
| MSP     | 0x200001E0 |   |
| PSP     | 0x00000000 |   |







|     | 0          | RØ      |
|-----|------------|---------|
| ] ; | 1          | R1      |
|     | 2          | R2      |
|     | 4          | R3      |
|     | 5          | R4      |
|     | 12         | R12     |
|     | MSP        | R13(SP) |
|     | 0xFFFFFF9  | R14(LR) |
|     | 0x08000020 | R15(PC) |
|     |            |         |
| ] , | 0x21000000 | xPSR    |
| Y   | 0x200001E0 | MSP     |
|     | 0x00000000 | PSP     |



22



| RØ     | 0          |   |
|--------|------------|---|
| R1     | 1          | Х |
| R2     | 2          |   |
| R3     | 4          |   |
| R4     | 5          |   |
| R12    | 12         |   |
| 13(SP) | MSP        |   |
| 14(LR) | 0xFFFFFFF9 |   |
| 15(PC) | 0x08000024 |   |
|        |            |   |
| xPSR   | 0x21000000 |   |
| MSP    | 0x200001E0 |   |
| PSP    | 0x00000000 |   |



#### **UNSTACKING**



| RØ     | 0          |
|--------|------------|
| R1     | 1          |
| R2     | 2          |
| R3     | 4          |
| R4     | 5          |
| R12    | 12         |
| 13(SP) | MSP        |
| 14(LR) | 0xFFFFFF9  |
| 15(PC) | 0x08000024 |
|        |            |
| xPSR   | 0x21000000 |
| MSP    | 0x200001E0 |
| PSP    | 0x00000000 |
|        |            |

|      | xxxxxxx    | 0x20000200 |
|------|------------|------------|
| xPSR | 0x21000000 | 0x200001FC |
| PC   | 0x08000044 | 0x200001F8 |
| LR   | 0x08001000 | 0x200001F4 |
| R12  | 12         | 0x200001F0 |
| R3   | 3          | 0x200001EC |
| R2   | 2          | 0x200001E8 |
| R1   | I          | 0x200001E4 |
| RØ   | 0          | 0x200001E0 |
|      |            | 0x200001DC |
|      |            | 0x200001D8 |
|      |            | 0x200001D4 |
|      |            | 0x200001D0 |
|      |            | 0x200001CF |
|      | Memory     | 2          |

#### **UNSTACKING**



| RØ      | 0          |  |
|---------|------------|--|
| R1      | 1          |  |
| R2      | 2          |  |
| R3      | 3          |  |
| R4      | 5          |  |
| R12     | 12         |  |
| R13(SP) | MSP        |  |
| R14(LR) | 0x08001000 |  |
| R15(PC) | 0x08000044 |  |
|         |            |  |
| xPSR    | 0x21000000 |  |
| MSP     | 0x20000200 |  |
| PSP     | 0x00000000 |  |
|         |            |  |





| RØ    | 0          |      |
|-------|------------|------|
| R1    | 1          |      |
| R2    | 2          |      |
| R3    | 3          |      |
| R4    | 5          |      |
| R12   | 12         |      |
| S(SP) | MSP        |      |
| (LR)  | 0x08001000 |      |
| (PC)  | 0x08000044 |      |
|       |            |      |
| xPSR  | 0x21000000 | $\ $ |
| MSP   | 0x20000200 |      |
| PSP   | 0x00000000 |      |

| xxxxxxx | 0x20000200 |
|---------|------------|
|         | 0x200001FC |
|         | 0x200001F8 |
|         | 0x200001F4 |
|         | 0x200001F0 |
|         | 0x200001EC |
|         | 0x200001E8 |
|         | 0x200001E4 |
|         | 0x200001E0 |
|         | 0x200001DC |
|         | 0x200001D8 |
|         | 0x200001D4 |
|         | 0x200001D0 |
|         | 0x200001CF |
| Memory  | 26         |



| 7         | xxxxxxx | 0×20000200 |
|-----------|---------|------------|
|           |         | 0x200001FC |
| $/\Gamma$ |         | 0x200001F8 |
|           |         | 0x200001F4 |
|           |         | 0x200001F0 |
|           |         | 0x200001EC |
|           |         | 0x200001E8 |
|           |         | 0x200001E4 |
|           |         | 0x200001E0 |
|           |         | 0x200001DC |
|           |         | 0x200001D8 |
|           |         | 0×200001D4 |
|           |         | 0x200001D0 |
|           |         | 0x200001CF |
|           | Memory  |            |

#### **STACKING**



| RØ      | 0          |  |
|---------|------------|--|
| R1      | 1          |  |
| R2      | 2          |  |
| R3      | 3          |  |
| R4      | 4          |  |
| R12     | 12         |  |
| R13(SP) | MSP        |  |
| R14(LR) | 0xFFFFFF9  |  |
| R15(PC) | 0x0800001C |  |
|         |            |  |
| xPSR    | 0x21000000 |  |
| MSP     | 0x200001E0 |  |
| PSP     | 0x00000000 |  |
|         |            |  |





| RØ      | 0          |  |
|---------|------------|--|
| R1      | 1          |  |
| R2      | 2          |  |
| R3      | 3          |  |
| R4      | 5          |  |
| R12     | 12         |  |
| R13(SP) | MSP        |  |
| R14(LR) | 0xFFFFFFF9 |  |
| R15(PC) | 0x08000020 |  |
|         |            |  |
| xPSR    | 0x21000000 |  |
| MSP     | 0x200001E0 |  |
| PSP     | 0x00000000 |  |





| RØ      | 0          |   |
|---------|------------|---|
| R1      | 1          | Х |
| R2      | 2          |   |
| R3      | 3          |   |
| R4      | 4          |   |
| R12     | 12         |   |
| R13(SP) | MSP        |   |
| R14(LR) | 0x08000024 |   |
| R15(PC) | 0x080000F0 |   |
|         |            |   |
| xPSR    | 0x21000000 |   |
| MSP     | 0x200001E0 |   |
| PSP     | 0x00000000 |   |
|         |            |   |





| RØ      | 0          |     |
|---------|------------|-----|
| R1      | 1          | ] : |
| R2      | 2          |     |
| R3      | 3          |     |
| R4      | 4          |     |
| R12     | 12         |     |
| R13(SP) | MSP        |     |
| R14(LR) | 0x08000024 |     |
| R15(PC) | 0x080000F0 |     |
|         |            |     |
| xPSR    | 0x21000000 |     |
| MSP     | 0x200001E0 |     |
| PSP     | 0x00000000 |     |
|         |            |     |



## **UNSTACKING** won't occur!



| RØ     | 0          |  |
|--------|------------|--|
| R1     | 1          |  |
| R2     | 2          |  |
| R3     | 3          |  |
| R4     | 4          |  |
| R12    | 12         |  |
| 13(SP) | MSP        |  |
| 14(LR) | 0x08000024 |  |
| 15(PC) | 0x080000F0 |  |
|        |            |  |
| xPSR   | 0x21000000 |  |
| MSP    | 0x200001E0 |  |
| PSP    | 0x00000000 |  |
|        |            |  |









#### Interrupt Number in PSR



#### Enable an Interrupt/Exception

- Enable a system exception
  - Some are always enabled (cannot be disabled)
  - No centralized registers for enabling/disabling
  - Each are control by its corresponding components, such as SysTick module
- Enable a peripheral interrupt
  - Centralized register arrays for enabling/disabling
  - NVIC's **ISER** 0~15 registers for enabling
    - Interrupt Set Enable Register
  - NVIC's **ICER** 0~15 registers for disabling
    - Interrupt Clear Enable Register

#### **Enabling Peripheral Interrupts**

**Interrupt Set Enable Register 0 (ISER0)** 



#### Disabling Peripheral Interrupts

**Interrupt Clear Enable Register 0 (ICER0)** 



## Priority Management

#### Interrupt Priority

- Inverse Relationship:
  - Lower priority value means higher urgency.
    - Priority of Interrupt A = 5,
    - Priority of Interrupt B = 2,
    - B has a higher priority/urgency than A.
- Fixed priority for Reset, HardFault, and NMI.

| Exception                    | IRQn | Priority                     |
|------------------------------|------|------------------------------|
| Reset                        | N/A  | -3 (the highest)             |
| Non-maskable Interrupt (NMI) | 14   | -2 (2 <sup>nd</sup> highest) |
| Hard Fault                   | 13   | -1                           |

Adjustable for all the other interrupts

#### Interrupt Priority

- Interrupt priority is configured by Interrupt Priority Register (IPR) 0~123
  - 124 IPRs \* 4 priority configuration per IPR = 496

(= Total # of interrupts supported on ARMv7-M)

- Each priority consists of two fields, including preempt priority number and sub-priority number.
  - The preempt priority number defines the priority for preemption.
  - The sub-priority number determines the order when multiple interrupts are pending with the same preempt priority number.



default setting

#### Interrupt Priority

- The lengths of the Preemption Priority-field and the Subpriority Number-field are configurable.
  - The position of LSB is adjusted.
- Why adjusting LSB?
  - Easier porting!
  - Programs implemented on many-bit priority-level device can run on small-bit priority level device without inversion of priority.
  - example: 2/5 bits priority fields  $\rightarrow 2/3$  bits priority fields



#### Priority of Peripheral Interrupts

```
8 bits
base = NVIC_BASE + NVIC_IPR0
                                                 DMA1 Channel 5
                      base + 16
                                             15
                                                 DMA1 Channel 4
                      base + 15
                                             14
                      base + 14
                                                 DMA1 Channel 3
                                                 DMA1 Channel 2
                      base + 13
                                             12
                      base + 12
                                                 DMA1 Channel 1
                                             11
                                                 EXTI Line 4
                      base + 11
                                             10
                      base + 10
                                                 EXTI Line 3
                       base + 9
                                                 EXTI Line 2
                       base + 7
                                                 EXTI Line 1
                                             7
                       base + 6
                                                 EXTI Line 0
                                             6
                       base + 5
                                             5
                                                 RCC
                       base + 4
                                                 FLASH
                       base + 3
                                                 RTC WKUP
                       base + 2
                                                 TAMPER_STAMP
                       base + 1
                                                 PVD
                       base + 0
                                             0
                                                 Window Watch Dog
                       Memory
                                 Interrupt Interrupt Interrupt
                       Address
                                           Number Name
                                  Priority
```

// Set the priority for EXTI 0 (Interrupt number 6)
NVIC->IP[6] = 0xF0;

#### Priority of System Interrupts



// Set the priority of a system interrupt IRQn
SCB->SHP[(IRQn) & 0xF) - 4] = (priority << 4) & 0xFF;</pre>

#### Exception-masking registers

- PRIMASK: Used to disable all exceptions except Non-maskable interrupt (NMI) and hard fault.
  - Write 1 to PRIMASK to disable all interrupts except NMI and hard fault exception

```
MOV R0, #1
MSR PRIMASK, R0
```

Write 0 to PRIMASK to enable all interrupts

```
MOV R0, #0
MSR PRIMASK, R0
```

- FAULTMASK: Like PRIMASK but change the current priority level to -1, so that even hard fault handler is blocked
- BASEPRI: Disable interrupts only with priority lower than a certain level
  - Example, disable all exceptions with priority value higher than 0x60

```
MOV R0, #0x60
MSR BASEPRI, R0
```